The low power is important in electronics industry especially in Very Large Scale Integration (VLSI) field. The multiplier utilize multiplication process with 70nm Complementary Metal Oxide Semiconductor (CMOS) technology with a clock period of 2 GHz.

Papers:

A. Karimi, A. Rezai, M.M. Hajhashemkhani.2018. A novel design for ultra-low power pulse-triggered D-Flip-Flop with optimized leakage power, Integration, the VLSI Journal, 60: 160-166.

O.S. Fadl, M.F. Abu-Elyazeed, M.B. Abdelhalim, H.H. Amer, A.H. Madian. 2016. Accurate dynamic power estimation for CMOS combinational logic circuits with real gate delay model, Journal of advanced research, 7 : 89-94.

More Eduard Babulak's questions See All
Similar questions and discussions